《電子技術(shù)應(yīng)用》
您所在的位置:首頁(yè) > 嵌入式技術(shù) > 解決方案 > TITMS320C6657 1.25GHz DSP開(kāi)發(fā)方案

TITMS320C6657 1.25GHz DSP開(kāi)發(fā)方案

2014-01-03
關(guān)鍵詞: DSP TMS320C6657

TI公司的TMS320C6655/57是不定點(diǎn)/浮點(diǎn)數(shù)字信號(hào)處理器(DSP),基于KeyStone多核架構(gòu),內(nèi)核速度高達(dá)1.25GHz,集成了各種包括C66x內(nèi)核,存儲(chǔ)器子系統(tǒng),外設(shè)和加速器在內(nèi)的各種子系統(tǒng),非常適用于高性能低功耗可編程應(yīng)用,,如任務(wù)關(guān)鍵型,測(cè)試與自動(dòng)化,醫(yī)療影像以及基礎(chǔ)設(shè)施設(shè)備等領(lǐng)域.本文介紹了TMS320C6655/57主要特性,框圖以及C6657 Lite EVM評(píng)估板TMDXEVM6657L主要特性,方框圖,電路圖,PCB元件布局圖和材料清單.

The TMS320C6655/57 DSP is a highest-performance fixed/floating-point DSP that is based on TI’s KeyStone multicore architecture. Incorporating the new and innovative C66x DSP core, this device can run at a core speed of up to 1.25 GHz. For developers of a broad range of applications, such as mission critical, medical imaging, test and automation, and other applications requiring high performance, TI’s TMS320C6655/57 DSP offers up to 2.5 GHz cumulative DSP and enables a platform that is power-efficient and easy to use. In addition, it is fully backward compatible with all existing C6000 family of fixed and floating point DSPs.

TI’s KeyStone architecture provides a programmable platform integrating various subsystems (C66x cores, memory subsystem, peripherals, and accelerators) and uses several innovative components and techniques to maximize intra-device and inter-device communication that allows the various DSP resources to operate efficiently and seamlessly. Central to this architecture are key components such as Multicore Navigator that allows for efficient data management between the various device components. The TeraNet is a non-blocking switch fabric enabling fast and contention-free internal data movement. The multicore shared memory controller allows access to shared and external memory directly without drawing from switch fabric capacity.

For fixed-point use, the C66x core has 4× the multiply accumulate (MAC) capability of C64x+ cores. In addition, the C66x core integrates floating point capability and the per core raw computational performance is an industry-leading 40 GMACS/core and 20 GFLOPS/core (@1.25 GHz operating frequency). It can execute 8 single precision floating point MAC operations per cycle and can perform double- and mixed-precision operations and is IEEE754 compliant. The C66x core incorporates 90 new instructions (compared to the C64x+ core) targeted for floating point and vector math oriented processing. These enhancements yield sizeable performance improvements in popular DSP kernels used in signal processing, mathematical, and image acquisition functions. The C66x core is backwards code compatible with TI’s previous generation C6000 fixed and floating point DSP cores, ensuring software portability and shortened software development cycles for applications migrating to faster hardware.

The C6655/57 DSP integrates a large amount of on-chip memory. In addition to 32KB of L1 program and data cache, there is 1024KB of dedicated memory per core that can be configured as mapped RAM or cache. The device also integrates 1024KB of Multicore Shared Memory that can be used as a shared L2 SRAM and/or shared L3 SRAM. All L2 memories incorporate error detection and error correction. For fast access to external memory, this device includes a 32-bit DDR-3 external memory interface (EMIF) running at 1333 MHz and has ECC DRAM support.

This family supports a number of high speed standard interfaces including RapidIO ver 2, PCI Express Gen2, and Gigabit Ethernet. It also includes I2C, UART, Multichannel Buffered Serial Port (McBSP), Universal Parallel Port, and a 16-bit asynchronous EMIF, along with general purpose CMOS IO. For high throughput, low latency communication between devices or with an FPGA, a 40-Gbaud full-duplex interface called HyperLink is included.

The C6655/57 device has a complete set of development tools, which includes: an enhanced C compiler, an assembly optimizer to simplify programming and scheduling, and a WindowsR debugger interface for visibility into source code execution.

TMS320C6655/57主要特性:

• One (C6655) or Two (C6657) TMS320C66x™ DSP Core Subsystems (CorePacs), Each With
– 850 MHz (C6657 only), 1.0 GHz, or 1.25 GHz C66x Fixed/Floating-Point CPU Core
› 40 GMAC/Core for Fixed Point @ 1.25 GHz
› 20 GFLOP/Core for Floating Point @ 1.25 GHz
– Memory
› 32K Byte L1P Per Core
› 32K Byte L1D Per Core
› 1024K Byte Local L2 Per Core
• Multicore Shared Memory Controller (MSMC)
– 1024KB MSM SRAM Memory (Shared by Two DSP C66x CorePacs for C6657)
– Memory Protection Unit for Both MSM SRAM and DDR3_EMIF
• Multicore Navigator
– 8192 Multipurpose Hardware Queues with Queue Manager
– Packet-Based DMA for Zero-Overhead Transfers
• Hardware Accelerators
– Two Viterbi Coprocessors
– One Turbo Coprocessor Decoder
• Peripherals
– Four Lanes of SRIO 2.1
› 1.24/2.5/3.125/5 GBaud Operation Supported Per Lane
› Supports Direct I/O, Message Passing
› Supports Four 1×, Two 2×, One 4×, and Two 1× + One 2× Link Configurations
– PCIe Gen2
› Single Port Supporting 1 or 2 Lanes
› Supports Up To 5 GBaud Per Lane
– HyperLink
› Supports Connections to Other KeyStone Architecture Devices Providing Resource Scalability
› Supports up to 40 Gbaud
– Gigabit Ethernet (GbE) Subsystem
› One SGMII Port
› Supports 10/100/1000 Mbps Operation
– 32-Bit DDR3 Interface
› DDR3-1333
› 8G Byte Addressable Memory Space
– 16-Bit EMIF
– Universal Parallel Port
› Two Channels of 8 bits or 16 bits Each
› Supports SDR and DDR Transfers
– Two UART Interfaces
– Two Multichannel Buffered Serial Ports (McBSP)
– I2C Interface
– 32 GPIO Pins
– SPI Interface
– Semaphore Module
– Eight 64-Bit Timers
– Two On-Chip PLLs
– SoC Security Support
• Commercial Temperature:
– 0℃ to 85℃
• Extended Temperature:
– - 40℃ to 100℃
• Extended Low Temperature:
– - 55℃ to 100℃

圖1.TMS320C6655/57框圖
C6657 Lite EVM評(píng)估板TMDXEVM6657L

The C6657 Lite EVM is a high performance, cost-efficient, standalone development platform that enables users to evaluate and develop applications for the Texas Instruments? TMS320C6657 Digital Signal Processor (DSP). The Evaluation Module (EVM) also serves as a hardware reference design platform for the TMS320C6657 DSP. The EVM?s form-factor is equivalent to a single-wide PICMG® AMC.0 R2.0 AdvancedMC module. TMDSEVM6657LE comes with an integrated, high speed, system trace capable XDS560v2 Mezzanine Emulator. TMDSEVM6657LS comes with an integrated, high speed, XDS200 Mezzanine Emulator. Schematics, code examples and application notes are available, to ease the hardware development process and to reduce the time to market.

評(píng)估板TMDXEVM6657L主要特性:

? Texas Instruments’ fixed point DSP - TMS320C6657
? 512 Mbytes of DDR3 Memory (up to 1024Mbytes supported)
? 128 Mbytes of NAND Flash
? 16 Mbytes of NOR Flash
? One Gigabit Ethernet port supporting 10/100/1000 Mbps data rate – switched between RJ-45 connector and AMC fingers
? 170 pin B+ style AMC Interface
? High performance connector for HyperLink
? 128 kbytes I2C EEPROM for booting
? 4 User Indication LEDs, 4 Software Controlled LEDs and 3 User DIP Switches
? RS232 Serial interface on 3-Pin header or UART over mini-USB connector
? UPP, Timer, SPI, McBSP, UART interfaces on 80-pin expansion header
? On-Board XDS100 type Emulation using USB 2.0 interface
? TI 60-Pin JTAG header to support External Emulator[1]
? High Speed Integrated XDS560v2 Mezzanine Emulator[2]
? High Speed Integrated XDS200 Mezzanine Emulator[3]
? Module Management Controller (MMC) for Intelligent Platform Management Interface (IPMI)
? Powered by DC power-brick adaptor (12V/2.5A) or AMC Carrier back-plane
? PICMG® AMC.0 R2.0 single width, full height AdvancedMC module

The C6657 Lite EVM contains dual TMS320C6657 fixed point Digital Signal Processor. The TMS320C6657 device is based on the third-generation high-performance, advanced VelociTI™ very-long-instruction-word (VLIW) architecture, developed by Texas Instruments (TI), designed specifically for high density wireline / wireless media gateway infrastructure. This device is an excellent choice for IP border gateways, video transcoding and translation, video-server and intelligent voice and video recognition applications. The C66x devices are backward code-compatible from previous devices that are part of the C6000™ DSP platform.

圖2. 評(píng)估板TMDXEVM6657L框圖

圖3. TMDXEVM6657L外形圖

圖4. 評(píng)估板TMDXEVM6657L框圖

圖5.評(píng)估板TMDXEVM6657L元件布局圖

圖6.評(píng)估板TMDXEVM6657L功耗圖

圖7.評(píng)估板TMDXEVM6657L功耗分布圖

圖8.評(píng)估板TMDXEVM6657L時(shí)鐘圖

圖9.評(píng)估板TMDXEVM6657L電路圖(1)

圖10.評(píng)估板TMDXEVM6657L電路圖(2)

圖11.評(píng)估板TMDXEVM6657L電路圖(3)

圖12.評(píng)估板TMDXEVM6657L電路圖(4)

圖13.評(píng)估板TMDXEVM6657L電路圖(5)

圖14.評(píng)估板TMDXEVM6657L電路圖(6)

圖15.評(píng)估板TMDXEVM6657L電路圖(7)

圖16.評(píng)估板TMDXEVM6657L電路圖(8)

圖17.評(píng)估板TMDXEVM6657L電路圖(9)

圖18.評(píng)估板TMDXEVM6657L電路圖(10)

圖19.評(píng)估板TMDXEVM6657L電路圖(11)

圖20.評(píng)估板TMDXEVM6657L電路圖(12)

圖21.評(píng)估板TMDXEVM6657L電路圖(13)

圖22.評(píng)估板TMDXEVM6657L電路圖(14)

圖23.評(píng)估板TMDXEVM6657L電路圖(15)

圖24.評(píng)估板TMDXEVM6657L電路圖(16)

圖25.評(píng)估板TMDXEVM6657L電路圖(17)

圖26.評(píng)估板TMDXEVM6657L電路圖(18)

圖27.評(píng)估板TMDXEVM6657L電路圖(19)

圖28.評(píng)估板TMDXEVM6657L電路圖(20)

圖29.評(píng)估板TMDXEVM6657L PCB元件布局圖:頂層

圖30.評(píng)估板TMDXEVM6657L PCB元件布局圖:底層
 


本站內(nèi)容除特別聲明的原創(chuàng)文章之外,,轉(zhuǎn)載內(nèi)容只為傳遞更多信息,,并不代表本網(wǎng)站贊同其觀點(diǎn),。轉(zhuǎn)載的所有的文章,、圖片,、音/視頻文件等資料的版權(quán)歸版權(quán)所有權(quán)人所有,。本站采用的非本站原創(chuàng)文章及圖片等內(nèi)容無(wú)法一一聯(lián)系確認(rèn)版權(quán)者,。如涉及作品內(nèi)容、版權(quán)和其它問(wèn)題,,請(qǐng)及時(shí)通過(guò)電子郵件或電話通知我們,,以便迅速采取適當(dāng)措施,避免給雙方造成不必要的經(jīng)濟(jì)損失,。聯(lián)系電話:010-82306118,;郵箱:[email protected]